Projects
Articles
Interests
Design Flow
Technology
Authored Comments
Subject | Comment | Link to Comment |
---|---|---|
Analog or digital sensors |
Daniel has now updated the mixed signal subsystem reference design project, you might want to follow that project as a way to help with your own Architectural Design? |
view |
Daniel,I guess you are… |
Daniel, I guess you are working with Philip Leong and Lewis Watts. As you investigate the Technology you may need for the SoC design and the Design Flow stages that will guide you through the milestones stages of taking your design from outline concept to final ASIC you can add them to your profile if they are things you are interested in. It would be great to see your team developing a Project, either as part of a Competition or just as a general Collaboration. Look forward to hearing from you? John. |
view |
Picture of your Architecture |
Hi, I think it would be helpful if you could add a diagram of the system architecture to the project. That will make it easier for people to understand the system and the the work that is needed. Can you add one? |
view |
Adding new milestones |
Architectural Design stage currently has three sub-stages:
You should find some helpful examples from some of the other SoC Labs projects. Happy to help and answer any questions. |
view |
Add a link to the repository |
Daniel, Can you add a link here to the code repository? That will make it easier for people. John. |
view |
Post Tape Out Activity |
There is some additional work post tape out in preparation for the testing the die within the test board. Can we capture any learning points here? |
view |
Updates to milestones (end of May 2024) |
Hi, It would be good to get an update on your milestones at the end of the month. John. |
view |
Welcome |
Hello, It is nice to welcome an Arm Ambassador on board. I see you have declared interest in the Xilinx FPGA flow. One of our design rationale was to ease the transition from FPGA flows into a full ASIC flow. This does mean instantiating a little more of the SoC in the custom logic as opposed to depending on IP blocks embedded in the fabric. It would be great to know how you would like to get involved in SoC Labs. John. |
view |
Milestone 1: Architectural Design |
Hi, How are you getting along with the initial milestone? John. |
view |
Interesting SoC Labs Project |
Hi, Hope you are well. There is an interesting project in this years design contest. They are developing some digital signal processing modules for wireless radar sensing. Interference Detection and Mitigation Accelerator for Automotive Radar SoCs | SoC Labs I would be keen to build an RF community around SoC Labs. John. |
view |
Comments
Hi John,Thank you so much…
Hi John,
Thank you so much for the warm welcome to the community. Sure I would love to learn more. We can have a meeting at your convenience and discuss it. Let me know which times and dates work for you.
Add new comment
To post a comment on this article, please log in to your account. New users can create an account.